**Group Name:** 

Guapos

Names:

Angel Zuniga Long Nguyen Josue Garcia

## [CS 3650] Project 0: Verilog Waves

### **Prompt:**

Submit your notes of learning, including 1 or more pictures of the waves.
 You can also include the traffic light controller (8.10) waves for 10 extra points. You will need to write your own test bench for the traffic light controller.

# **Notes of learning:**

#### Picture(s) of the waves:

Code: <a href="https://github.com/KingFuGitHub/Verilog">https://github.com/KingFuGitHub/Verilog</a> (including extra credit codes)

Image:



The four Verilog files from the blog post are Alu\_Control.v, Alu\_core.v, Alu\_top.v, and Alu\_Top\_tb.v.



Just from our observations we saw that Alu\_Control and Alu\_Core were connected to Alu\_Top and then Alu\_Top was connected to Alu\_Top\_tb. (Observation above)

In Alu\_Control there are 4 ports. Two inputs that have a 6 bit vector set, opcode and func\_field. Then there is one output register alu\_control that has a 3 bit vector set and a regular register 3 bit vector set called func\_code. We observed that for the singular expression func\_field, it is assigning 6 hexadecimal bit numbers 20 to 2A to the func\_code with 3 hexadecimal bit numbers 0 to 5. The same pattern is also evident with the singular expression opcode. However, it uses opcode as its singular expression and sets alu\_control to various 6 hexadecimal bit numbers to 3 hexadecimal bit numbers.

Alu\_Core has 4 different ports. This time we have three inputs A and B have a 32 bit vector set, a 3 bit vector set called alu\_control and two output ports. One being a 32 bit vector set register called result and a wire called zero with no vector set. However, zero is later assigned the logical not bitwise OR of the port result. A big difference we have noticed is that Alu\_Core only has one case block consisting of arithmetic and logical expressions for the singular expression Alu\_Control.

Now, Alu\_Top has all the ports from Alu\_Control and Alu\_Core. Along with instantiation blocks for those Verilog files as well. These ports are connecting or

explicitly linking to the Alu\_Control and Alu\_Core design. By making the port connection by name within a module instantiations of Alu\_Control and Alu\_Core, Alu\_Top connects to those two files.

Finally, we have the Alu\_Top\_tb. This file imports from Alu\_Top since the instantiations of the other two files are already in that file, there is no need to import those files. There is a single instantiation called Unit Under Test which uses port connection by name to assign different values to each different port. We did add a dumpfile and a dumpvars to dump the state of the design to a vcd file to simulate what is happening in gtkwave.

### **Extra points: Traffic Light Controller**

For the TrafficLite extra credit we created a file called TrafficLite\_tb.v which is the test bench for the TrafficLite.v. Furthermore, we included the TrafficLite.v in the TrafficLite\_tb.v file to use the module. Next, we initialize and instantiate the registers and wire to set it to 0 or 1. Lastly, we repeated what we did for the Alu and generated the vvp file then vcd file to display the waves in gtkwave.

```
≡ TrafficLite.v X
                ■ TrafficLite tb.v
≡ TrafficLite.v
 1 module TrafficLite (
          EWCar,
          NSCar,
          EWLite,
          NSLite,
          clock
     input EWCar, NSCar, clock;
     output EWLite, NSLite;
 11 reg state;
     initial state = 0;
     assign NSLite = ~state; //NSLite on if state = 0
      assign EWLite = state; //EWLite on if state = 1
      always @(posedge clock) //all state updates on a positive clock edge
 20
          case (state)
          0: state = EWCar; //change state only if EWCar
          1: state = NSCar; //change state only if NSCar
      endmodule
```

```
 TrafficLite.v

    □ TrafficLite_tb.v × □

    ■ Alu_Control
 ≡ TrafficLite_tb.v
       `timescale 1ns / 1ns
       `include "TrafficLite.v"
       module TrafficLite_tb;
       reg EWCar;
       reg NSCar;
       reg clock;
       wire EWLite;
 11
       wire NSLite;
       TrafficLite uut(
            .EWCar(EWCar),
            .NSCar(NSCar),
           .EWLite(EWLite),
 17
           .NSLite(NSLite)
           );
       initial begin
           $dumpfile("TrafficLite_tb.vcd");
           $dumpvars(0, TrafficLite_tb);
           EWCar = 0;NSCar = 1;
           #10;
           NSCar = 0; EWCar = 1;
           #10;
           EWCar = 0;NSCar = 1;
           #10;
           NSCar = 0; EWCar = 1;
           #10;
           EWCar = 0;NSCar = 1;
           #10;
           NSCar = 0;EWCar = 1;
           #10;
 41
           EWCar = 0;NSCar = 1;
           #10;
           NSCar = 0;EWCar = 1;
           #10;
       end
       endmodule
```